PV200 Introduction to hardware description languages

Faculty of Informatics
Autumn 2017
Extent and Intensity
0/2/1. 3 credit(s) (plus extra credits for completion). Type of Completion: k (colloquium).
Teacher(s)
RNDr. Zdeněk Matěj, Ph.D. (lecturer)
Mgr. Filip Roth (seminar tutor)
prof. Ing. Václav Přenosil, CSc. (alternate examiner)
Mgr. Martin Pavelek (seminar tutor)
Guaranteed by
doc. RNDr. Aleš Horák, Ph.D.
Department of Machine Learning and Data Processing - Faculty of Informatics
Contact Person: prof. Ing. Václav Přenosil, CSc.
Supplier department: Department of Machine Learning and Data Processing - Faculty of Informatics
Timetable
Mon 16:00–17:50 A415
Prerequisites
Study of PV200 course does not require preliminary knowledge.
Course Enrolment Limitations
The course is also offered to the students of the fields other than those the course is directly associated with.
Fields of study the course is directly associated with
there are 39 fields of study the course is directly associated with, display
Course objectives
Within this course the students will obtain deeper knowledge on the field of programmable structures (e.g. FPGAs) and get familiar with advanced methods of hardware design using hardware description languages. Verilog HDL is used to demonstrate most of the principles.
Learning outcomes
Graduates of this course will be able to:
- understand the FPGA principle;
- understand the programming languages VHDL and Verilog;
- design advanced systems using HDL languages;
- program application for FPGA.
Syllabus
  • - programmable structures fundamentals;
  • - Verilog HDL – concepts, basic syntax, abstraction levels, design hierarchy;
  • - designing in Verilog – combinational primitives, sequential circuits, state machine design;
  • - FPGA devices – capabilities, limitations, programming. Advanced features in Verilog, best practice;
  • - prefabricated components – IP cores, Megafunctions;
  • - interfaces & Peripherals – RS232, LCD, keyboard;
  • - introduction to VHDL;
  • - sofcore computing – introduction to NIOS2 processor system;
  • - practical tasks in Quartus II suite.
Literature
  • 3. HDL - Chip Design, Douglas J. Smith, ISBN 0-9651934-3-8
  • THOMAS, Donald E. and Philip R. MOORBY. The Verilog hardware description language. 5. ed. New York: Springer, 2002. xx, 381. ISBN 1402070896. info
Teaching methods
Laboratory seminar.
Assessment methods
Evaluation consists of:
a) defense of set of tasks submitted during semester;
b) defense of final project.
Language of instruction
English
Follow-Up Courses
Further comments (probably available only in Czech)
Study Materials
The course is taught annually.
Teacher's information
http://l202.fi.muni.cz/vyuka/pv200/start
The course is also listed under the following terms Autumn 2002, Autumn 2007, Autumn 2008, Autumn 2009, Autumn 2010, Autumn 2011, Autumn 2012, Autumn 2013, Autumn 2014, Autumn 2015, Autumn 2016, Autumn 2018, Autumn 2019.
  • Enrolment Statistics (Autumn 2017, recent)
  • Permalink: https://is.muni.cz/course/fi/autumn2017/PV200