FI:PV200 HW description languages - Course Information
PV200 Introduction to hardware description languages
Faculty of InformaticsAutumn 2016
- Extent and Intensity
- 0/2/1. 3 credit(s) (plus extra credits for completion). Type of Completion: k (colloquium).
- Teacher(s)
- doc. RNDr. Zdeněk Matěj, Ph.D. (lecturer)
Mgr. Filip Roth (seminar tutor)
prof. Ing. Václav Přenosil, CSc. (alternate examiner)
RNDr. Martin Veškrna (lecturer)
RNDr. Filip Mravec, Ph.D. (lecturer)
Ahmad Abbadi, Ph.D. (lecturer) - Guaranteed by
- doc. RNDr. Aleš Horák, Ph.D.
Department of Machine Learning and Data Processing – Faculty of Informatics
Contact Person: prof. Ing. Václav Přenosil, CSc.
Supplier department: Department of Machine Learning and Data Processing – Faculty of Informatics - Timetable
- Mon 8:00–9:50 A415
- Prerequisites
- Knowledge on the level of PV170 Design of Digital Systems and PV172 Digital Systems Architecture.
- Course Enrolment Limitations
- The course is also offered to the students of the fields other than those the course is directly associated with.
- fields of study / plans the course is directly associated with
- there are 39 fields of study the course is directly associated with, display
- Course objectives
- Within this course the students will obtain deeper knowledge on the field of programmable structures (e.g. FPGAs) and get familiar with advanced methods of hardware design using hardware description languages. Verilog HDL is used to demonstrate most of the principles.
- Syllabus
- Programmable structures fundamentals.
- Verilog HDL – concepts, basic syntax, abstraction levels, design hierarchy.
- Designing in Verilog – combinational primitives, sequential circuits, state machine design.
- FPGA devices – capabilities, limitations, programming. Advanced features in Verilog, best practice.
- Prefabricated components – IP cores, Megafunctions.
- Interfaces & Peripherals – RS232, LCD, keyboard.
- Introduction to VHDL.
- Sofcore computing – introduction to NIOS2 processor system.
- Practical tasks in Quartus II suite.
- Literature
- 3. HDL - Chip Design, Douglas J. Smith, ISBN 0-9651934-3-8
- THOMAS, Donald E. and Philip R. MOORBY. The Verilog hardware description language. 5. ed. New York: Springer, 2002, xx, 381. ISBN 1402070896. info
- Teaching methods
- Laboratory seminar.
- Assessment methods
- Evaluation consists of: a) defense of set of tasks submitted during semester b) defense of final project.
- Language of instruction
- English
- Follow-Up Courses
- Further comments (probably available only in Czech)
- The course is taught annually.
- Teacher's information
- http://l202.fi.muni.cz/vyuka/pv200/start
- Enrolment Statistics (Autumn 2016, recent)
- Permalink: https://is.muni.cz/course/fi/autumn2016/PV200